Open Access System for Information Sharing

Login Library

 

Article
Cited 3 time in webofscience Cited 0 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorJang, YC-
dc.contributor.authorPark, SH-
dc.contributor.authorHeo, SC-
dc.contributor.authorPark, HJ-
dc.date.accessioned2015-06-25T02:02:08Z-
dc.date.available2015-06-25T02:02:08Z-
dc.date.created2009-02-28-
dc.date.issued2004-02-
dc.identifier.issn0916-8508-
dc.identifier.other2015-OAK-0000004019en_US
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/10321-
dc.description.abstractAn 8-GS/s 4-bit CMOS analog-to-digital converter (ADC) chip was implemented by using a time interleaved flash architecture for very high frequency mixed signal applications with a 0.18-mum single-poly five-metal CMOS process. Eight 1-GS/s flash ADCs were time-interleaved to achieve the 8-GHz sampling rate. Eight uniformly-spaced 1 GHz clocks were generated by using a phase-locked-loop (PLL) with the peak-to-peak and rms jitters of 29.6 ps and 3.78 ps respectively. An input buffer including a preamplifier array (fifteen preamplifiers, four dummy amplifiers and averaging resistors) was shared among eight 1-GS/s flash ADCs to reduce the input capacitance and the mismatches among eight 1-GS/s flash ADCs. The adjacent output nodes of preamplifiers were connected by a resistor (resistor-averaging) to reduce the effects of the input offset voltage and the load mismatches of preamplifiers. A source follower circuit was added at the output node of a preamplifier to drive eight distributed track and hold (DTH) circuits. The Input bandwidth of ADC was measured to be 2.5 GHz. The measured SFDR values at the sampling rate of 8-GS/s were 25 dB and 22 dB for the 1.033 GHz and 2.5 GHz sinusoidal input signals respectively. The power consumption and the active input voltage range were 340 mW and 700 mV peak-to-peak, respectively, at the sampling rate of 8-GS/s and the supply voltage of 1.8 V. The active chip area was 1.32 mm(2).-
dc.description.statementofresponsibilityopenen_US
dc.languageEnglish-
dc.publisherIEICE-INST ELECTRONICS INFORMATION CO-
dc.relation.isPartOfIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES-
dc.rightsBY_NC_NDen_US
dc.rights.urihttp://creativecommons.org/licenses/by-nc-nd/2.0/kren_US
dc.titleAn 8-GS/s 4-bit 340 mW CMOS time interleaved flash analog-to-digital converter-
dc.typeArticle-
dc.contributor.college전자전기공학과en_US
dc.author.googleJang, YCen_US
dc.author.googlePark, SHen_US
dc.author.googlePark, HJen_US
dc.author.googleHeo, SCen_US
dc.relation.volumeE87Aen_US
dc.relation.issue2en_US
dc.relation.startpage350en_US
dc.relation.lastpage356en_US
dc.contributor.id10071836en_US
dc.relation.journalIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCESen_US
dc.relation.indexSCI급, SCOPUS 등재논문en_US
dc.relation.sciSCIEen_US
dc.collections.nameJournal Papersen_US
dc.type.rimsART-
dc.identifier.bibliographicCitationIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, v.E87A, no.2, pp.350 - 356-
dc.identifier.wosid000188857700008-
dc.date.tcdate2019-01-01-
dc.citation.endPage356-
dc.citation.number2-
dc.citation.startPage350-
dc.citation.titleIEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES-
dc.citation.volumeE87A-
dc.contributor.affiliatedAuthorPark, HJ-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.wostc3-
dc.type.docTypeArticle-
dc.subject.keywordAuthoranalog-to-digital converter-
dc.subject.keywordAuthortime interleaved flash converter-
dc.subject.keywordAuthorresistor averaging-
dc.subject.keywordAuthordistributed track-and-hold-
dc.subject.keywordAuthorphase locked loop-
dc.relation.journalWebOfScienceCategoryComputer Science, Hardware & Architecture-
dc.relation.journalWebOfScienceCategoryComputer Science, Information Systems-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaComputer Science-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

박홍준PARK, HONG JUNE
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse