Open Access System for Information Sharing

Login Library

 

Article
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

New Gate Models for Gate-Level Delay Calculation under Crosstalk Effects SCIE SCOPUS

Title
New Gate Models for Gate-Level Delay Calculation under Crosstalk Effects
Authors
Tae Il BAEJin Wook KimKim, YH
Date Issued
2008-12
Publisher
IEICE-INST ELECTRONICS INFORMATION COMMUNICATIONS ENG
Abstract
As the semiconductor feature size decreases, the crosstalk due to the capacitive coupling of interconnects influences signal propagation delay more seriously. Moreover, the increase of the operating frequency further emphasizes the necessity of more accurate timing analysis. In this paper, we propose new gate models to calculate gate output waveforms under crosstalk effects, which can be used for gate-level delay estimation. We classify the operation modes of metal-oxide-semiconductor (MOS) devices of a gate into 3 regions, and then develop simple linear models for each region. In addition, we present a non-iterative gate modeling method that is more efficient than previous iterative methods. In the experiments, the proposed method exhibits a maximum error of 10.70% and an average error of 2.63% when it computes the 50% delays of two or three complementary MOS (CMOS) inverters driving parallel wires. In comparison, the existing method has a maximum error of 25.94% and all average error of 3.62% under these conditions.
URI
https://oasis.postech.ac.kr/handle/2014.oak/10333
DOI
10.1093/IETFEC/E91-A.12.3488
ISSN
0916-8508
Article Type
Article
Citation
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, vol. E91-A, no. 12, page. 3488 - 3496, 2008-12
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김영환KIM, YOUNG HWAN
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse