Open Access System for Information Sharing

Login Library

 

Article
Cited 6 time in webofscience Cited 6 time in scopus
Metadata Downloads

Variation-Tolerant Elastic Clock Scheme for Low-Voltage Operations SCIE SCOPUS

Title
Variation-Tolerant Elastic Clock Scheme for Low-Voltage Operations
Authors
Ryu, SungjuKoo, JongeunKim, WookKim, YonghwanKim, Jae-Joon
Date Issued
2021-07
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Abstract
We introduce a new clocking approach for digital systems to achieve better resilience to process, voltage, and temperature (PVT) variations. The proposed scheme is based on elastic clock methodology that uses locally generated clocks and elastic handshaking control, thereby achieving efficient and fast adaptation to the variations. However, the elastic clock-based design still requires a significant amount of timing margins due to delay mismatch between the critical path and the replica path for local clock generation, thus reducing the advantages of the elastic clock. We propose a timing error correction scheme tailored to the elastic clock methodology to eliminate such an extra timing margin. We implement an encryption/decryption core in 28-nm CMOS technology for silicon verification. Measurement results show that the proposed scheme reduces energy consumption by 35% and achieves 3.86x higher performance over the margined baseline design.
URI
https://oasis.postech.ac.kr/handle/2014.oak/113293
DOI
10.1109/JSSC.2020.3048881
ISSN
0018-9200
Article Type
Article
Citation
IEEE JOURNAL OF SOLID-STATE CIRCUITS, vol. 56, no. 7, page. 2245 - 2255, 2021-07
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김재준KIM, JAE JOON
Dept. Convergence IT Engineering
Read more

Views & Downloads

Browse