Open Access System for Information Sharing

Login Library

 

Article
Cited 13 time in webofscience Cited 14 time in scopus
Metadata Downloads

Highly-scaled and fully-integrated 3-dimensional ferroelectric transistor array for hardware implementation of neural networks SCIE SCOPUS

Title
Highly-scaled and fully-integrated 3-dimensional ferroelectric transistor array for hardware implementation of neural networks
Authors
Kim, Ik-JyaeKim, Min-KyuLee, Jang-Sik
Date Issued
2023-01
Publisher
Nature Publishing Group
Abstract
AbstractHardware-based neural networks (NNs) can provide a significant breakthrough in artificial intelligence applications due to their ability to extract features from unstructured data and learn from them. However, realizing complex NN models remains challenging because different tasks, such as feature extraction and classification, should be performed at different memory elements and arrays. This further increases the required number of memory arrays and chip size. Here, we propose a three-dimensional ferroelectric NAND (3D FeNAND) array for the area-efficient hardware implementation of NNs. Vector-matrix multiplication is successfully demonstrated using the integrated 3D FeNAND arrays, and excellent pattern classification is achieved. By allocating each array of vertical layers in 3D FeNAND as the hidden layer of NN, each layer can be used to perform different tasks, and the classification of color-mixed patterns is achieved. This work provides a practical strategy to realize high-performance and highly efficient NN systems by stacking computation components vertically.
URI
https://oasis.postech.ac.kr/handle/2014.oak/116557
DOI
10.1038/s41467-023-36270-0
ISSN
2041-1723
Article Type
Article
Citation
Nature Communications, vol. 14, no. 1, 2023-01
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Views & Downloads

Browse