Bidirectional Precharge and Negative Bias Scheme for Program Disturbance Suppression in 3-D NAND Flash Memory
SCIE
SCOPUS
- Title
- Bidirectional Precharge and Negative Bias Scheme for Program Disturbance Suppression in 3-D NAND Flash Memory
- Authors
- 남기훈; 박찬양; 김동현; Lee, Seonhaeng; Lee, Namhyun; Baek, Rock-Hyun
- Date Issued
- 2023-12
- Publisher
- Institute of Electrical and Electronics Engineers
- Abstract
- We propose a novel bidirectional precharge and negative bias (BPNB) scheme to suppress the program disturbance of 3-D NAND flash memory. The BPNB scheme was characterized by the application of precharge bias in both directions of a bitline (BL) and common source line (CSL), followed by a negative bias applied to the unselected string select line and ground select line (GSL). Compared to the conventional scheme, the proposed BPNB scheme reduced Y -mode disturbance by 78% and did not degrade the threshold voltage shift ( Delta V-th) of the target cell during measured incremental step pulse programming (ISPP). Moreover, it was fully validated on the word line (WL) location, target cell, and different disturbance modes. We also determined the optimal negative bias and precharge time. Additionally, from a technology computer-aided design (TCAD) simulation, the BPNB scheme had a high channel potential level of unselected strings because of the enhanced self-boosting effect. Overall, the BPNB scheme is a promising and compatible solution for program disturbance suppression in 3-D NAND flash memory.
- URI
- https://oasis.postech.ac.kr/handle/2014.oak/120411
- DOI
- 10.1109/ted.2023.3325208
- ISSN
- 0018-9383
- Article Type
- Article
- Citation
- IEEE Transactions on Electron Devices, vol. 70, no. 12, page. 6313 - 6317, 2023-12
- Files in This Item:
- There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.