Open Access System for Information Sharing

Login Library

 

Article
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorKim, Byungsub-
dc.contributor.authorLee, Myungguk-
dc.contributor.authorCho, Jaeik-
dc.contributor.authorChoi, Junung-
dc.contributor.authorChoi, Won Joon-
dc.contributor.authorLee, Jiyun-
dc.contributor.authorJang, Iksu-
dc.contributor.authorMoon, Changjae-
dc.contributor.authorKim, Gain-
dc.date.accessioned2024-03-04T06:41:54Z-
dc.date.available2024-03-04T06:41:54Z-
dc.date.created2024-03-01-
dc.date.issued2024-01-
dc.identifier.issn1549-8328-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/120712-
dc.description.abstractThis paper presents compact single-ended wireline transceivers with software-generated receiver front-ends. The developed software framework significantly shortens the physical design time of 1/N-rate wireline receiver front-ends. The physical layouts of various receiver front-ends were software-generated in four different CMOS technology nodes (28 nm, 40 nm, 65 nm, and 90 nm) with four different front-end architectures targeting various data rates. In the post-layout simulation, the receiver front-ends generated within a second by the software achieved nearly the same performances as the manually-designed receiver front-ends that require more than about 30 hours of design time. For demonstration, we generated 8 Gb/s full-rate, 10 Gb/s half-rate, 12 Gb/s, and 20 Gb/s quarter-rate receiver front-ends, and fabricated them with a manually-designed feed-forward equalization transmitter in 28 nm CMOS process. The transceivers were measured with the data rate up to 20 Gb/s while consuming 1.39 pJ/b at the channel loss of -9.2 dB. The transceiver with software-generated receiver achieved the highest data rate per area as well as the smallest area among the relevant prior arts while reducing the physical design time of the receiver front-end by more than 140,000 times.-
dc.languageEnglish-
dc.publisherInstitute of Electrical and Electronics Engineers-
dc.relation.isPartOfIEEE Transactions on Circuits and Systems I: Regular Papers-
dc.titleCompact Single-Ended Transceivers Demonstrating Flexible Generation of 1/N-Rate Receiver Front-Ends for Short-Reach Links-
dc.typeArticle-
dc.identifier.doi10.1109/tcsi.2023.3332391-
dc.type.rimsART-
dc.identifier.bibliographicCitationIEEE Transactions on Circuits and Systems I: Regular Papers, v.71, no.1, pp.373 - 382-
dc.identifier.wosid001122841800001-
dc.citation.endPage382-
dc.citation.number1-
dc.citation.startPage373-
dc.citation.titleIEEE Transactions on Circuits and Systems I: Regular Papers-
dc.citation.volume71-
dc.contributor.affiliatedAuthorKim, Byungsub-
dc.contributor.affiliatedAuthorLee, Myungguk-
dc.contributor.affiliatedAuthorChoi, Junung-
dc.contributor.affiliatedAuthorChoi, Won Joon-
dc.contributor.affiliatedAuthorLee, Jiyun-
dc.contributor.affiliatedAuthorJang, Iksu-
dc.contributor.affiliatedAuthorMoon, Changjae-
dc.identifier.scopusid2-s2.0-85178076306-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.isOpenAccessN-
dc.type.docTypeArticle-
dc.subject.keywordAuthorWireline communications-
dc.subject.keywordAuthorshort-reach links-
dc.subject.keywordAuthorsingle-ended signaling-
dc.subject.keywordAuthorlayout design automation-
dc.subject.keywordAuthoranalog layout generator-
dc.subject.keywordAuthorreceiver front-end generator-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김병섭KIM, BYUNGSUB
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse