Open Access System for Information Sharing

Login Library

 

Article
Cited 31 time in webofscience Cited 31 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorDong-Woo Jee-
dc.contributor.authorYunjae Suh,-
dc.contributor.authorKim, B-
dc.contributor.authorPark, HJ-
dc.contributor.authorSim, JY-
dc.date.accessioned2016-03-31T08:06:25Z-
dc.date.available2016-03-31T08:06:25Z-
dc.date.created2014-01-14-
dc.date.issued2013-11-
dc.identifier.issn0018-9200-
dc.identifier.other2013-OAK-0000029740-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/14575-
dc.description.abstractThis paper presents a 1-GHz Delta Sigma fractional-N PLL with a noise-filtering scheme using a FIR-embedded phase interpolator. The proposed dual-referenced interpolation scheme compensates for systematic nonlinearity in circuit operation and increases immunity to mismatches in input seed phases. By multiple use of a dual-referenced interpolator, the phase interpolator realizes an embedded FIR filtering for the quantization noise from the Delta Sigma modulator. The implemented PLL in 0.13-mu m CMOS consumes 16.8 mW and shows a reduction of the phase noise by 34 dB. With 3.2-MHz-wide bandwidth, the proposed filtering technique achieves an in-band noise of -106 dBc at 100 kHz and an out-of-band noise of -107.5 dBc at 6 MHz.-
dc.description.statementofresponsibilityX-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.relation.isPartOfIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.subjectDelta-sigma modulation-
dc.subjectFIR filtering-
dc.subjectfractional-N PLL-
dc.subjectphase interpolator-
dc.subjectphase-locked loop (PLL)-
dc.subjectphase noise-
dc.subjectquantization noise-
dc.subjectFREQUENCY-SYNTHESIZER-
dc.subjectLOCKED LOOP-
dc.titleA FIR-Embedded Phase Interpolator Based Noise Filtering for Wide-Bandwidth Fractional-N PLL-
dc.typeArticle-
dc.contributor.college전자전기공학과-
dc.identifier.doi10.1109/JSSC.2013.2282620-
dc.author.googleJee, DW-
dc.author.googleSuh, Y-
dc.author.googleKim, B-
dc.author.googlePark, HJ-
dc.author.googleSim, JY-
dc.relation.volume48-
dc.relation.issue11-
dc.relation.startpage2795-
dc.relation.lastpage2804-
dc.contributor.id11082511-
dc.relation.journalIEEE Journal of Solid-State Circuits-
dc.relation.indexSCI급, SCOPUS 등재논문-
dc.relation.sciSCI-
dc.collections.nameJournal Papers-
dc.type.rimsART-
dc.identifier.bibliographicCitationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.48, no.11, pp.2795 - 2804-
dc.identifier.wosid000326265100020-
dc.date.tcdate2019-01-01-
dc.citation.endPage2804-
dc.citation.number11-
dc.citation.startPage2795-
dc.citation.titleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.citation.volume48-
dc.contributor.affiliatedAuthorKim, B-
dc.contributor.affiliatedAuthorPark, HJ-
dc.contributor.affiliatedAuthorSim, JY-
dc.identifier.scopusid2-s2.0-84887319541-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.wostc13-
dc.description.scptc11*
dc.date.scptcdate2018-05-121*
dc.type.docTypeArticle; Proceedings Paper-
dc.subject.keywordAuthorDelta-sigma modulation-
dc.subject.keywordAuthorFIR filtering-
dc.subject.keywordAuthorfractional-N PLL-
dc.subject.keywordAuthorphase interpolator-
dc.subject.keywordAuthorphase-locked loop (PLL)-
dc.subject.keywordAuthorphase noise-
dc.subject.keywordAuthorquantization noise-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김병섭KIM, BYUNGSUB
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse