Open Access System for Information Sharing

Login Library

 

Article
Cited 27 time in webofscience Cited 36 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorJee, DW-
dc.contributor.authorSeo, YH-
dc.contributor.authorPark, HJ-
dc.contributor.authorSim, JY-
dc.date.accessioned2016-03-31T08:43:23Z-
dc.date.available2016-03-31T08:43:23Z-
dc.date.created2013-03-05-
dc.date.issued2012-04-
dc.identifier.issn0018-9200-
dc.identifier.other2012-OAK-0000026858-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/15905-
dc.description.abstractThis paper presents a low-power noise-shaping Delta Sigma time-to-digital converter (TDC) and its application to a fractional-N digital PLL. With a simple structure of single-delay-stage Delta modulator followed by a charge pump based Sigma modulator, a wide range of TDC input is converted to Delta Sigma modulated single bit stream without loss of signal information. The Delta Sigma architecture of TDC effectively improves the conversion performance of linearity and resolution while handling a large input range due to the operation of the dual-modulus divider. In addition, with a downscaling of the amount of the single delay in Delta modulator, the signal and noise transfer characteristics of TDC can be profiled to suppress the out-band noises at the input to the loop filter, resulting in easy filtering without any extra noise cancelling scheme. The DPLL is fabricated with a 0.13 mu m CMOS technology. With a loop bandwidth of 1 MHz, DPLL shows an in-band phase noise of -107 dBc/Hz at 500 kHz offset and an out-of-band phase noise of -118.5 dBc/Hz at 3 MHz offset. The TDC consumes 1 mA.-
dc.description.statementofresponsibilityX-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC-
dc.relation.isPartOfIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.subjectDelta-sigma modulator-
dc.subjectdigital PLL-
dc.subjectfractional-N PLL-
dc.subjectfrequency synthesizer-
dc.subjectnoise-shaping-
dc.subjectphase noise-
dc.subjecttime-to-digital converter-
dc.subjectCHARGE-PUMP-
dc.subjectCMOS-
dc.subjectCOMPENSATION-
dc.subjectSYNTHESIZER-
dc.subjectCONVERTER-
dc.subjectDESIGN-
dc.subjectADPLL-
dc.titleA 2 GHz Fractional-N Digital PLL with 1b Noise Shaping Delta Sigma TDC-
dc.typeArticle-
dc.contributor.college정보전자융합공학부-
dc.identifier.doi10.1109/JSSC.2012.2185190-
dc.author.googleJee, DW-
dc.author.googleSeo, YH-
dc.author.googlePark, HJ-
dc.author.googleSim, JY-
dc.relation.volume47-
dc.relation.issue4-
dc.relation.startpage875-
dc.relation.lastpage883-
dc.contributor.id10071836-
dc.relation.journalIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.relation.indexSCI급, SCOPUS 등재논문-
dc.relation.sciSCI-
dc.collections.nameJournal Papers-
dc.type.rimsART-
dc.identifier.bibliographicCitationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.47, no.4, pp.875 - 883-
dc.identifier.wosid000302494700009-
dc.date.tcdate2019-01-01-
dc.citation.endPage883-
dc.citation.number4-
dc.citation.startPage875-
dc.citation.titleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.citation.volume47-
dc.contributor.affiliatedAuthorPark, HJ-
dc.contributor.affiliatedAuthorSim, JY-
dc.identifier.scopusid2-s2.0-84862815691-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.wostc19-
dc.description.scptc23*
dc.date.scptcdate2018-05-121*
dc.type.docTypeArticle; Proceedings Paper-
dc.subject.keywordPlusCHARGE-PUMP-
dc.subject.keywordPlusSYNTHESIZER-
dc.subject.keywordPlusCONVERTER-
dc.subject.keywordPlusDESIGN-
dc.subject.keywordPlusADPLL-
dc.subject.keywordAuthorDelta-sigma modulator-
dc.subject.keywordAuthordigital PLL-
dc.subject.keywordAuthorfractional-N PLL-
dc.subject.keywordAuthorfrequency synthesizer-
dc.subject.keywordAuthornoise-shaping-
dc.subject.keywordAuthorphase noise-
dc.subject.keywordAuthortime-to-digital converter-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

박홍준PARK, HONG JUNE
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse