Open Access System for Information Sharing

Login Library

 

Article
Cited 2 time in webofscience Cited 2 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorJung, HK-
dc.contributor.authorLee, SM-
dc.contributor.authorSim, JY-
dc.contributor.authorPark, HJ-
dc.date.accessioned2016-03-31T09:39:53Z-
dc.date.available2016-03-31T09:39:53Z-
dc.date.created2011-05-16-
dc.date.issued2010-09-
dc.identifier.issn1598-1657-
dc.identifier.other2011-OAK-0000023549-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/17455-
dc.description.abstractBy using the clock timing control at transmitter (TX), the crosstalk-induced jitter (CIJ) is compensated for in the 2-bit parallel data transmission through the coupled microstrip lines on printed circuit board (PCB). Compared to the authors' prior work, the delay block circuit is simplified by combining a delay block with a minimal number of stages and a 3-to-1 multiplexer. The delay block generates three clock signals with different delays corresponding to the channel delay of three different signal modes. The 3-to-1 multiplexer selects one of the three clock signals for TX timing depending on the signal mode. The TX is implemented by using a 0.18 mu m CMOS process. The measurement shows that the TX reduces the RX jitters by about 38 ps at the data rates from 2.6 Gbps to 3.8 Gbps. Compared to the authors' prior work, the amount of RX Jitter reduction increases from 28 ps to 38 ps by using the improved implementation.-
dc.description.statementofresponsibilityX-
dc.languageEnglish-
dc.publisherIEEK PUBLICATION CENTER-
dc.relation.isPartOfJOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE-
dc.subjectCrosstalk-
dc.subjectcrosstalk-induced jitter-
dc.subjecttransceiver-
dc.subjectmicrostrip-
dc.subjectclock timing control-
dc.subjectCROSSTALK-INDUCED JITTER-
dc.subjectSERPENTINE GUARD TRACE-
dc.subjectFAR-END CROSSTALK-
dc.subjectREDUCE-
dc.titleA TX Clock Timing Technique for the CIJ Compensation of Coupled Microstrip Lines-
dc.typeArticle-
dc.contributor.college전자전기공학과-
dc.identifier.doi10.5573/JSTS.2010.10.3.232-
dc.author.googleJung, HK-
dc.author.googleLee, SM-
dc.author.googleSim, JY-
dc.author.googlePark, HJ-
dc.relation.volume10-
dc.relation.issue3-
dc.relation.startpage232-
dc.relation.lastpage239-
dc.contributor.id10100874-
dc.relation.journalJOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE-
dc.relation.indexSCI급, SCOPUS 등재논문-
dc.collections.nameJournal Papers-
dc.type.rimsART-
dc.identifier.bibliographicCitationJOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, v.10, no.3, pp.232 - 239-
dc.identifier.wosid000289445300009-
dc.date.tcdate2019-01-01-
dc.citation.endPage239-
dc.citation.number3-
dc.citation.startPage232-
dc.citation.titleJOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE-
dc.citation.volume10-
dc.contributor.affiliatedAuthorSim, JY-
dc.contributor.affiliatedAuthorPark, HJ-
dc.identifier.scopusid2-s2.0-78049448007-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.wostc2-
dc.type.docTypeArticle-
dc.subject.keywordPlusCROSSTALK-INDUCED JITTER-
dc.subject.keywordPlusSERPENTINE GUARD TRACE-
dc.subject.keywordPlusFAR-END CROSSTALK-
dc.subject.keywordPlusREDUCE-
dc.subject.keywordAuthorCrosstalk-
dc.subject.keywordAuthorcrosstalk-induced jitter-
dc.subject.keywordAuthortransceiver-
dc.subject.keywordAuthormicrostrip-
dc.subject.keywordAuthorclock timing control-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.relation.journalWebOfScienceCategoryPhysics, Applied-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.description.journalRegisteredClasskci-
dc.relation.journalResearchAreaEngineering-
dc.relation.journalResearchAreaPhysics-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

박홍준PARK, HONG JUNE
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse