Open Access System for Information Sharing

Login Library

 

Article
Cited 10 time in webofscience Cited 0 time in scopus
Metadata Downloads

A low-power implementation of asynchronous 8051 employing adaptive pipeline structure SCIE SCOPUS

Title
A low-power implementation of asynchronous 8051 employing adaptive pipeline structure
Authors
Lee, JHKim, YHCho, KR
Date Issued
2008-07
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGI
Abstract
This paper presents a low-power implementation of the A8051 processor. It employs an adaptive pipeline structure that allows to skip a redundant stage operation and to combine with the neighboring empty stage. The processor has three features to reduce the power dissipation as well as to improve performance: multilooping control for multicycle instructions, branch predictor for unconditional branches, and a single threading in the EXE stage. The experimental results show that A8051 runs about 1.8 times faster than the synchronous counterpart, CIP51 [reported in the HC8051F0xx Family Datasheet (2002)]. In terms of Et-2, our implementation shows 15 times higher efficiency than that of asynchronous counterpart developed by the Nanyang University [Chang and Gwee (2006)].
Keywords
asynchronous logic circuits; computer architecture; microprocessor; pipelines; power analysis
URI
https://oasis.postech.ac.kr/handle/2014.oak/22486
DOI
10.1109/TCSII.2008.9
ISSN
1549-7747
Article Type
Article
Citation
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, vol. 55, no. 7, page. 673 - 677, 2008-07
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김영환KIM, YOUNG HWAN
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse