Open Access System for Information Sharing

Login Library

 

Article
Cited 4 time in webofscience Cited 0 time in scopus
Metadata Downloads

Timing modeling of latch-controlled sub-systems SCIE SCOPUS

Title
Timing modeling of latch-controlled sub-systems
Authors
Kyung Tae DoKim, YHSon, HS
Date Issued
2007-02
Publisher
ELSEVIER SCIENCE BV
Abstract
We present a new timing model for latch-controlled sub-systems, referred to as the advanced black box model. The proposed model considers the transparency characteristics of latches in modeling and uses only the constraints on input signals and the characteristics of output departure time to represent the timing characteristics of the latch-controlled sub-system. Thus, it can be used for the efficient timing verification of the IP-bascd SoC design without re-verifying the internal timings of pre-verified Intellectual Properties (IPs) at the lower level. We also present an efficient algorithm to characterize the proposed model, which enables us to perform the timing characterization and verification of the given system simultaneously. The worst-case complexity of the entire characterization process is O(P x N-2), where P and N are the numbers of primary inputs and latches in the system. (c) 2006 Elsevier B.V. All rights reserved.
Keywords
timing model; timing verification; intellectual property; latch-controlled system; SoC; MOS VLSI
URI
https://oasis.postech.ac.kr/handle/2014.oak/23601
DOI
10.1016/J.VLSI.2006.
ISSN
0167-9260
Article Type
Article
Citation
INTEGRATION-THE VLSI JOURNAL, vol. 40, no. 2, page. 62 - 73, 2007-02
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김영환KIM, YOUNG HWAN
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse