Open Access System for Information Sharing

Login Library

 

Article
Cited 10 time in webofscience Cited 11 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorChoi, SW-
dc.contributor.authorLee, HB-
dc.contributor.authorPark, HJ-
dc.date.accessioned2016-04-01T01:59:23Z-
dc.date.available2016-04-01T01:59:23Z-
dc.date.created2009-02-28-
dc.date.issued2006-03-
dc.identifier.issn0018-9200-
dc.identifier.other2006-OAK-0000005743-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/24161-
dc.description.abstractA current-mode differential signaling of three data over two pairs of transmission lines increases the effective maximum data rate per pair of transmission lines by about 37% over the conventional pure differential signaling. Each of two data is transmitted as a half-swing differential signal over a pair of transmission lines. The third data is transmitted as a half-swing complementary common-mode signal of the two pairs of transmission lines. Both a single-tap pre-emphasis and a single-tap decision feedback equalizer are combined with this work. Adding a D flip-flop between the equalizer amplifier and the MUX embedded D flip-flop of receiver enables 4-Gb/s operation of receiver. The chip fabricated by using a 0.25-mu m CMOS process shows the maximum data rates of 4 and 3.2 Gb/s over 20- and 60-cm-long FR4 transmission lines, respectively, with bit-error rate below 1E-12.-
dc.description.statementofresponsibilityX-
dc.languageEnglish-
dc.publisherIEEE-INST ELECTRICAL ELECTRONICS ENGI-
dc.relation.isPartOfIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.subjectcomplementary common-mode-
dc.subjectcurrent-mode-
dc.subjectdifferential signaling-
dc.subjectlook-ahead decision feedback equalization (DFE)-
dc.subjectMUX embedded D flip-flop-
dc.subjectpre-emphasis-
dc.subjectthree data over four conductors-
dc.subjectTRANSMITTER-
dc.titleA three-data differential signaling over four conductors with pre-emphasis and equalization: A CMOS current mode implementation-
dc.typeArticle-
dc.contributor.college전자전기공학과-
dc.identifier.doi10.1109/JSSC.2005.864117-
dc.author.googleChoi, SW-
dc.author.googleLee, HB-
dc.author.googlePark, HJ-
dc.relation.volume41-
dc.relation.issue3-
dc.relation.startpage633-
dc.relation.lastpage641-
dc.contributor.id10071836-
dc.relation.journalIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.relation.indexSCI급, SCOPUS 등재논문-
dc.relation.sciSCI-
dc.collections.nameJournal Papers-
dc.type.rimsART-
dc.identifier.bibliographicCitationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.41, no.3, pp.633 - 641-
dc.identifier.wosid000235764000011-
dc.date.tcdate2019-01-01-
dc.citation.endPage641-
dc.citation.number3-
dc.citation.startPage633-
dc.citation.titleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.citation.volume41-
dc.contributor.affiliatedAuthorPark, HJ-
dc.identifier.scopusid2-s2.0-33644655649-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.wostc10-
dc.type.docTypeArticle-
dc.subject.keywordAuthorcomplementary common-mode-
dc.subject.keywordAuthorcurrent-mode-
dc.subject.keywordAuthordifferential signaling-
dc.subject.keywordAuthorlook-ahead decision feedback equalization (DFE)-
dc.subject.keywordAuthorMUX embedded D flip-flop-
dc.subject.keywordAuthorpre-emphasis-
dc.subject.keywordAuthorthree data over four conductors-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

박홍준PARK, HONG JUNE
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse