Open Access System for Information Sharing

Login Library

 

Article
Cited 89 time in webofscience Cited 115 time in scopus
Metadata Downloads

A 1 GHz ADPLL With a 1.25 ps Minimum-Resolution Sub-Exponent TDC in 0.18 mu m CMOS SCIE SCOPUS

Title
A 1 GHz ADPLL With a 1.25 ps Minimum-Resolution Sub-Exponent TDC in 0.18 mu m CMOS
Authors
Lee, SKSeo, YHPark, HJSim, JY
Date Issued
2010-12
Publisher
IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
Abstract
An all-digital PLL for wireline applications is designed with a sub-exponent TDC which adaptively scales its resolution according to input time difference. By cascading 2 x time amplifiers, the TDC efficiently generates the exponent-only information for fractional time difference. To improve linearity in a wide input range, a replica-based self-calibration scheme is applied to the time amplifier. The TDC, implemented in a 0.18 mu m CMOS, shows the minimum resolution of 1.25 ps with a total conversion range of 2.5 ns, the maximum operating frequency of 250 MHz, and power consumption of 1.8 mW at 60 MHz. The measured rms jitter of PLL was 5.03 ps at 960 MHz.
URI
https://oasis.postech.ac.kr/handle/2014.oak/25194
DOI
10.1109/JSSC.2010.2077110
ISSN
0018-9200
Article Type
Article
Citation
IEEE JOURNAL OF SOLID-STATE CIRCUITS, vol. 45, no. 12, page. 2874 - 2881, 2010-12
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

박홍준PARK, HONG JUNE
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse