Gate Bias Adaptation of Doherty Power Amplifier for High Efficiency and High Power
SCIE
SCOPUS
- Title
- Gate Bias Adaptation of Doherty Power Amplifier for High Efficiency and High Power
- Authors
- Park, Y; Lee, J; Jee, S; Kim, S; Kim, B
- Date Issued
- 2015-02
- Publisher
- IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC
- Abstract
- This letter presents an approach to maximize the output power and efficiency of a Doherty power amplifier (PA). The conventional carrier PA having match, used in a symmetric Doherty PA, does not deliver the saturated high efficiency at the 6 dB back-off power but at the 5.5 dB back-off power due to the knee voltage effect. To solve the problem, the gate biases of the carrier and peaking PAs are adapted. The gate bias voltage of the carrier PA is optimized for a higher peak output power, delivering a 3 dB larger peak power at match. That of the peaking PA is also optimized to have the same peak power of the carrier PA. A Doherty PA with the concept is designed using a 45 W gallium nitride (GaN) high electron mobility transistors (HEMT) for the carrier and peaking cells at 1.94 GHz. The measured average output power, drain/power-added efficiencies and gain are 44.35 dBm, 60.5/57.2%, and 12.75 dB for a 10 MHz long term evolution (LTE) signal with a 6.5 dB peak-to-average power ratio (PAPR).
- URI
- https://oasis.postech.ac.kr/handle/2014.oak/27145
- DOI
- 10.1109/LMWC.2014.2373637
- ISSN
- 1531-1309
- Article Type
- Article
- Citation
- IEEE MICROWAVE AND WIRELESS COMPONENTS LETTERS, vol. 25, no. 2, page. 136 - 138, 2015-02
- Files in This Item:
- There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.