Open Access System for Information Sharing

Login Library

 

Article
Cited 11 time in webofscience Cited 11 time in scopus
Metadata Downloads

Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications SCIE SCOPUS

Title
Integration scheme of nanoscale resistive switching memory using bottom-up processes at room temperature for high-density memory applications
Authors
Un-Bin HanLee, JS
Date Issued
2016-07-01
Publisher
Nature Publishing Group
Abstract
A facile and versatile scheme is demonstrated to fabricate nanoscale resistive switching memory devices that exhibit reliable bipolar switching behavior. A solution process is used to synthesize the copper oxide layer into 250-nm via-holes that had been patterned in Si wafers. Direct bottom-up filling of copper oxide can facilitate fabrication of nanoscale memory devices without using vacuum deposition and etching processes. In addition, all materials and processes are CMOS compatible, and especially, the devices can be fabricated at room temperature. Nanoscale memory devices synthesized on wafers having 250-nm via-holes showed reproducible resistive switching programmable memory characteristics with reasonable endurance and data retention properties. This integration strategy provides a solution to overcome the scaling limit of current memory device fabrication methods.
URI
https://oasis.postech.ac.kr/handle/2014.oak/36515
DOI
10.1038/SREP28966
ISSN
2045-2322
Article Type
Article
Citation
Scientific Reports, vol. 6, 2016-07-01
Files in This Item:

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

이장식LEE, JANG SIK
Dept of Materials Science & Enginrg
Read more

Views & Downloads

Browse