Performance and Variations Induced by Single Interface Trap of Nanowire FETs at 7-nm Node
SCIE
SCOPUS
- Title
- Performance and Variations Induced by Single Interface Trap of Nanowire FETs at 7-nm Node
- Authors
- Yoon, J.-S; Kim, K; Rim, T; Baek, C.-K.
- Date Issued
- 2017-02
- Publisher
- Institute of Electrical and Electronics Engineers
- Abstract
- DC/AC performance and the variations due to single interface trap of the nanowire (NW) FETs were investigated in the 7-nm technology node using fully calibrated TCAD simulation. Shorter junction gradient and greater diameter reducedRC delay without short channel degradations. Spacer with smaller dielectric constants decreased parasitic and gate capacitances with a slight decrease of ON-state currents, thus minimizing RC delay. Interface traps for the variability analysis were P-b0, P-b1, and fixed oxide charges at the Si/SiO2 interface. P-b0 negligibly affected dc variationsbutP(b1) at the drain underlap regions increased gate-induced drain leakage currents, which induced greater OFF-state current variations. Fixed oxide charges, especially at the middle of the channel regions, shifted drain currents toward left by bending the energy band downward locally near the single interface trap. To maximize the performance as well as to minimize the variations induced by the interface traps, careful surface treatment for the drain underlap regions and adaptation of vertical NW structure are needed while maintaining fine short channel characteristics.
- URI
- https://oasis.postech.ac.kr/handle/2014.oak/37263
- DOI
- 10.1109/TED.2016.2633970
- ISSN
- 0018-9383
- Article Type
- Article
- Citation
- IEEE Transaction on Electron Devices, vol. 64, no. 2, page. 339 - 345, 2017-02
- Files in This Item:
- There are no files associated with this item.
Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.