Open Access System for Information Sharing

Login Library

 

Article
Cited 22 time in webofscience Cited 25 time in scopus
Metadata Downloads
Full metadata record
Files in This Item:
There are no files associated with this item.
DC FieldValueLanguage
dc.contributor.authorLee, Y-
dc.contributor.authorYoo, H-
dc.contributor.authorJung, J-
dc.contributor.authorJo, J-
dc.contributor.authorPark, IC-
dc.date.accessioned2017-07-19T13:45:49Z-
dc.date.available2017-07-19T13:45:49Z-
dc.date.created2017-02-22-
dc.date.issued2013-10-
dc.identifier.issn0018-9200-
dc.identifier.urihttps://oasis.postech.ac.kr/handle/2014.oak/37545-
dc.description.abstractTo improve the reliability of MLC NAND flash memory, this paper presents an energy-efficient high-throughput architecture for decoding concatenated-BCH (CBCH) codes. As the data read from the flash memory is hard-decided in practical applications, the proposed CBCH decoding method is a promising solution to achieve both high error-correction capability and energy efficiency. In the proposed CBCH decoding, the number of on-chip memory accesses consuming much energy is minimized by computing and updating syndromes two-dimensionally. To achieve an area-efficient hardware realization, row and column decoders are unified into one decoder and some syndromes are computed when they are needed. In addition, the decoding throughput is enhanced remarkably by skipping redundant decoding processes. Based on the proposed CBCH decoding architecture, a prototype chip is implemented in a 65-nm CMOS process to decode the (70528, 65536) CBCH code. The proposed decoder provides a decoding throughput of 17.7 Gb/s and an energy efficiency of 2.74 pJ/bit, being vastly superior to the state-of-the-art architectures.-
dc.languageEnglish-
dc.publisherIEEE-
dc.relation.isPartOfIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.titleA 2.74-pJ/bit, 17.7-Gb/s iterative concatenated-BCH decoder in 65-nm CMOS for NAND flash memory-
dc.typeArticle-
dc.identifier.doi10.1109/JSSC.2013.2275655-
dc.type.rimsART-
dc.identifier.bibliographicCitationIEEE JOURNAL OF SOLID-STATE CIRCUITS, v.48, no.10, pp.2531 - 2540-
dc.identifier.wosid000324929700023-
dc.date.tcdate2019-02-01-
dc.citation.endPage2540-
dc.citation.number10-
dc.citation.startPage2531-
dc.citation.titleIEEE JOURNAL OF SOLID-STATE CIRCUITS-
dc.citation.volume48-
dc.contributor.affiliatedAuthorLee, Y-
dc.identifier.scopusid2-s2.0-84884699299-
dc.description.journalClass1-
dc.description.journalClass1-
dc.description.wostc13-
dc.description.scptc13*
dc.date.scptcdate2018-05-121*
dc.type.docTypeArticle; Proceedings Paper-
dc.subject.keywordAuthorCBCH-
dc.subject.keywordAuthorECC-
dc.subject.keywordAuthorflash memory-
dc.subject.keywordAuthorlow-power architecture-
dc.subject.keywordAuthorVLSI-
dc.relation.journalWebOfScienceCategoryEngineering, Electrical & Electronic-
dc.description.journalRegisteredClassscie-
dc.description.journalRegisteredClassscopus-
dc.relation.journalResearchAreaEngineering-

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

이영주LEE, YOUNGJOO
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse