Open Access System for Information Sharing

Login Library

 

Article
Cited 1 time in webofscience Cited 1 time in scopus
Metadata Downloads

All-Synthesizable 5-Phase Phase-Locked Loop for USB2.0 SCIE SCOPUS KCI

Title
All-Synthesizable 5-Phase Phase-Locked Loop for USB2.0
Authors
Seong, KihwanLee, Won-CheolKim, ByungsubSIM, JAE YOONPARK, HONG JUNE
Date Issued
2016-06
Publisher
IEEK PUBLICATION CENTER
Abstract
A 5-phase phase-locked loop (PLL) for USB2.0 applications was implemented by using an all-synthesis technique. The length of the time-to-digital converter for the fine phase detector was halved by the operation of a coarse phase detector that uses 5-phase clocks. The maximum time difference between the rising edges of two adjacent-phase clocks was 6 ps at 480 MHz. The PLL chip in a 65-nm process occupies 0.038 mm(2), consumes 4.8 mW at 1.2 V. The measured rms and peak-to-peak output jitters are 8.6 ps and 45 ps, respectively.
URI
https://oasis.postech.ac.kr/handle/2014.oak/39258
DOI
10.5573/JSTS.2016.16.3.352
ISSN
1598-1657
Article Type
Article
Citation
Journal of Semiconductor Technology and Science, vol. 16, no. 3, page. 352 - 358, 2016-06
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김병섭KIM, BYUNGSUB
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse