Open Access System for Information Sharing

Login Library

 

Conference
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Low Design Overhead Timing Error Correction Scheme for Elastic Clock Methodology

Title
Low Design Overhead Timing Error Correction Scheme for Elastic Clock Methodology
Authors
SUNGJU, RYUJONGEUN, KOOKIM, JAE JOON
Date Issued
2017-07-24
Publisher
IEEE/ACM
Abstract
The elastic clock scheme is a robust design methodology to ensure timing closure under PVT variation using locally generated clocks and handshaking protocol. However, it still has a chance of timing errors due to delay mismatch between the data-path and delay replica. In this paper, we propose a low design overhead timing error correction scheme tailored to elastic clock. In the proposed scheme, a timing error can be corrected within a cycle using clock stretching. The proposed scheme shows 40.3× and 4.6× reduction in timing margin with 9.1% and 9.0% area overhead over the synchronous baseline and elastic clock design, respectively.
URI
https://oasis.postech.ac.kr/handle/2014.oak/42040
Article Type
Conference
Citation
International Symposium on Low Power Electronics and Design (ISLPED), 2017-07-24
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김재준KIM, JAE JOON
Dept. Convergence IT Engineering
Read more

Views & Downloads

Browse