Open Access System for Information Sharing

Login Library

 

Conference
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

FlexiBuffer: reducing leakage power in on-chip network routers

Title
FlexiBuffer: reducing leakage power in on-chip network routers
Authors
KIM, GWANGSUNKIM, J.YOO, SUNGJOO
Date Issued
2011-06-09
Publisher
ACM/EDAC/IEEE
Abstract
The increasing number of integrated components on a single chip has increased the importance of on-chip networks. A significant part of on-chip network routers is the buffer, as it occupies a large area and consumes a significant amount of power. In this work, we propose FlexiBuffer, a microarchitecture in which we minimize buffer leakage power by using fine-grained power gating and adjusting the size of the active buffers adaptively. We propose two microarchitecture techniques to support fine-grained power gating -- early credit in credit-based flow control and new buffer organizations to overcome the limitation of circular buffers. Our results show that, with minimal loss in performance, we can reduce the leakage power of on-chip network router buffers by up to 61% and overall router power consumption by up to 39%.
URI
https://oasis.postech.ac.kr/handle/2014.oak/94461
Article Type
Conference
Citation
48th Design Automation Conference (DAC), page. 936 - 941, 2011-06-09
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Views & Downloads

Browse