Open Access System for Information Sharing

Login Library

 

Article
Cited 2 time in webofscience Cited 2 time in scopus
Metadata Downloads

Pulse duration effect during pulsed gate-bias stress in a-InGaZnO thin film transistors SCIE SCOPUS

Title
Pulse duration effect during pulsed gate-bias stress in a-InGaZnO thin film transistors
Authors
Kim, Woo-SicKang, Yun-SeongCho, Yong-JungPark, JeongkiKim, GeontaeKim, Ohyun
Date Issued
2019-02
Publisher
PERGAMON-ELSEVIER SCIENCE LTD
Abstract
We investigated how the zero-voltage duration (0Vd) affects the tendency of degradation during pulsed gate bias stress in a-InGaZnO thin film transistors (TFTs). DC or pulsed negative bias illumination stress (NBIS) or positive bias stress (PBS) was applied to the TFTs for effective stress time of 4,000 s. While pulsed bias stress was being applied, stress-voltage duration (SVd) was set as either 10 s or 1 s per cycle, and 0Vd was varied from 100% to 1% of the SVd. During NBIS, degradation in both threshold voltage and sub-threshold slope became increasingly severe as 0Vd was shortened. However, during pulsed PBS, these trends were almost absent. These different tendencies may occur because the cause of each stress-induced degradation is fundamentally dissimilar; NBIS involves ionization of oxygen vacancies, whereas PBS involves electron trapping. The proposed mechanism was supported by additional bias stress tests on TFTs that had been immersed in H2O, where hydrogen became dominant factor causing the degradation.
URI
https://oasis.postech.ac.kr/handle/2014.oak/101237
DOI
10.1016/j.sse.2018.12.001
ISSN
0038-1101
Article Type
Article
Citation
SOLID-STATE ELECTRONICS, vol. 152, page. 53 - 57, 2019-02
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

김오현KIM, OHYUN
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse