Open Access System for Information Sharing

Login Library

 

Article
Cited 0 time in webofscience Cited 0 time in scopus
Metadata Downloads

Design Technique for Ramped Gate Soft-Programming in Over-Erased NOR Type Flash EEPROM Cells SCIE SCOPUS

Title
Design Technique for Ramped Gate Soft-Programming in Over-Erased NOR Type Flash EEPROM Cells
Authors
Baek, CKKim, BQuan, WYKwon, WPark, YJMin, HS
Date Issued
2005-01
Publisher
The Japan Society of Applied Physics
Abstract
We present an efficient design technique for implementing the optimal ramped gate soft-programming for curing the over-erased flash EEPROM cells. The technique does not rely on any I-V model but is solely based upon using the actual cell performance data and enables accurate prediction of programming time, given supply current (I-S). The full utilization of available supply current renders the programming speed much faster and also enables reliable multi-bit soft-programming, The ramped gate scheme induces a strong self-con vergence of the simultaneously up-shifted threshold voltages regardless of their initial values or the variations of the shift speed from cell to cell.
Keywords
ramped gate soft-programming; multi-bit soft-programming; over-erase
URI
https://oasis.postech.ac.kr/handle/2014.oak/13710
DOI
10.1143/JJAP.44.L578
ISSN
0021-4922
Article Type
Article
Citation
JAPANESE JOURNAL OF APPLIED PHYSICS PART 2-LETTERS & EXPRESS LETTERS, vol. 44, no. 16, page. L578 - L580, 2005-01
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Views & Downloads

Browse