Open Access System for Information Sharing

Login Library

 

Article
Cited 3 time in webofscience Cited 6 time in scopus
Metadata Downloads

MAEPER: Matching Access and Error Patterns with Error-free Resource for Low Vcc L1 Cache SCIE SCOPUS

Title
MAEPER: Matching Access and Error Patterns with Error-free Resource for Low Vcc L1 Cache
Authors
Choi, YYOO, SUNGJOOLee, SAhn, JHLee, K
Date Issued
2013-06
Publisher
IEEE
Abstract
Large SRAMs are the practical bottleneck to achieve a low supply voltage, because they suffer from process variation-induced bit errors at a low supply voltage. In this paper, we present an error-resilient cache architecture that resolves the drawback of previous approaches, i.e., the performance degradation at a low supply voltage which is caused by cache misses in accesses to faulty resources. We utilize cache access locality and error-free resources in a cost-effective manner. First, we classify cache lines into fully and partially accessed groups and apply appropriate methods to each group. For the partially accessed group, we propose a method of matching memory access behavior and error locations with intra-cache line word-level remapping. In order to reduce the area overhead used to store the cache access information history, we present an access pattern-learning line-fill buffer (LFB). For the fully accessed group, we propose the utilization of error-free assist functions in the cache, i.e., a LFB and victim cache with no process variation-induced error at the target minimum supply voltage. We also present an error-aware prefetch method that allows us to utilize the error-free victim cache to achieve a further reduction in cache misses due to faulty resources. Experimental results show that the proposed method gives an average 32.6% reduction in cycles per instruction at an error rate of 0.2% with a small area overhead of 8.2%.
URI
https://oasis.postech.ac.kr/handle/2014.oak/27462
DOI
10.1109/TVLSI.2012.2202931
ISSN
1063-8210
Article Type
Article
Citation
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, vol. 21, no. 6, page. 1013 - 1026, 2013-06
Files in This Item:
There are no files associated with this item.

qr_code

  • mendeley

Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.

Related Researcher

Researcher

유승주YOO, SUNGJOO
Dept of Electrical Enginrg
Read more

Views & Downloads

Browse